AKÜ FEMÜBİD 15 (2015)021101 (1-9)
 AK

 DOI: 10.5578/fmbd.9657
 Araştırma Makalesi / Research Article

AKU J. Sci. Eng. 15 (2015) 021101 (1-9)

# The Effect of Interface States and Series Resistance on Current-Voltage Characteristics in (MIS) Schottky Diodes

#### Sedat Zeyrek

Dumlupınar Üniversitesi, Fen Edebiyat Fakültesi, Fizik Bölümü, 43120 Kütahya.

e-posta: sedat.zeyrek@dpu.edu.tr

Geliş Tarihi:05.02.2015; Kabul Tarihi:13.05.2015

# Abstract

Keywords MIS Schottky Diode; Series Resistance; Ideality Factor; Interface States; Nitride Passivation

# The current-voltage (I-V) characteristics of metal-insulator-semiconductor (MIS) Al/Si<sub>3</sub>N<sub>4</sub>/p-Si Schottky barrier diodes (SBDs) were measured at room temperature. Al/Si<sub>3</sub>N<sub>4</sub>/p-Si structure has been fabricated by the electrochemical anodization method. The surface of p-type Si was passivated by nitridation process. Effects series resistance R<sub>s</sub>, interfacial layer and interface states density ( $N_{ss}$ ) on I-V characteristics were investigated. Al/Si<sub>3</sub>N<sub>4</sub>/p-Si (MIS) Schottky barrier diodes showed that rectifying behavior with an ideality factor value of 6.17 and barrier height value of 0.714 eV obeys a metal-interfacial layer – semiconductor (MIS) structure rather than an ideal Schottky diode due to the existence of Si<sub>3</sub>N<sub>4</sub> at the Al/p-Si interfacial layer. The values of series resistance (R<sub>s</sub>) were determined using Cheung's method. In addition, interface states density ( $N_{ss}$ ) as a function of ( $E_{ss}$ - $E_v$ ) was extracted from the bias I-V measurements with and without taking into account the series resistance. The I-V characteristics confirmed that the distribution of $N_{ss}$ , R<sub>s</sub> and interfacial insulator layer are important parameters that influence the electrical characteristics of MIS Schottky diodes.

# (MYY) Schottky Diyotlarda Akım-Voltaj Karakteristikleri Üzerine Seri Direnç ve Arayüzey Durumlarının Etkisi

## Özet

Anahtar kelimeler MYY Schottky diyot; Seri direnç; İdealite faktörü; Arayüzey durumları; Nitrit pasivasyonu Metal-Yalıtkan-Yaniletken (MYY) Al/Si<sub>3</sub>N<sub>4</sub>/p-Si Schottky engel diyotlarının akım-voltaj (I-V) karakteristikleri oda sıcaklığında ölçüldü. Al/Si<sub>3</sub>N<sub>4</sub>/p-Si yapılar elektrokimyasal anodizasyon metodu ile üretilmiştir. p tipi silisyumun yüzeyi nitridasyon işlemiyle pasive edildi. Akım-Voltaj karakteristikleri üzerine arayüzey durum yoğunluğu ( $N_{ss}$ ) arayüzey tabakası ve seri direncin etkileri incelendi. Al/Si<sub>3</sub>N<sub>4</sub>/p-Si (MIS) Schottky engel diyotlar, Al/p-Si arayüzey tabakası ve seri direncin etkileri oldal Schottky diyotlar yerine, idealite faktör değerinin 6.17 ve engel yüksekliği değerinin 0.714 eV olmasıyla doğrultucu davranış göstermesi, (MIS) metal- arayüzey tabakası- yarıiletken yapısına uyar. Seri direncin ( $R_s$ ) değerleri Cheung' in metodu kullanılarak tanımlandı. Buna ilave olarak, ( $E_{ss}$ - $E_v$ ) nin bir fonksiyonu olarak, arayüzey durumlarının yoğunluğu ( $N_{ss}$ ), seri direncin hesaba katıldığı ve katılmadığı I-V ölçümlerinden elde edildi. I-V karakteristikleri;  $N_{ss}$  dağılımı ,  $R_s$  ve arayüzey yalıtkan tabakanın, MIS Schottky diyotların elektriksel karakteristiklerini etkileyen önemli parametreler olduğunu doğrulanmıştır.

#### 1. Introduction

The existence of an insulator later (such as SiO<sub>2</sub> , Si<sub>3</sub>N<sub>4</sub> , SnO<sub>2</sub> ) between a metal and semiconductor converts the MS structure into a MIS type structure. The interfacial insulator layer of metal-insulator-semiconductor (MIS) diodes plays an important role in the electrical characteristics of

© Afyon Kocatepe Üniversitesi these structures and in the micro electronic devices. These type devices have important application in a wide variety of the optoelectronic, bipolar integrated circuits and high frequency applications. There are currently a vast number of experimental studies on diode characteristics parameters such as Schottky barrier heights (SBHs), ideality factor n, series resistance  $R_s$  and surface states  $N_{ss}$  in a great variety of MS and MIS type SBDs (Sze,1981;Cowley and Sze,1965; Card and Rhoderick,1971; Singh, et. al.1990; Cova and Singh,1990; Karataş, et.al.2003; Hudait,2001; Zhu, et.al.1999;Akkal,et.al.1988;Altındal,et.al.2003;Zeyr ek, et.al. 2006;Taşcıoğlu,et.al.2014).

The characterization of a SBD with an interface layer does not obey the ideal Schottky theory. Especially understanding Schottky barrier formation between metal and semiconductor interface on a fundamental basis still remains a challenging problem. Also, Schottky barrier height, and ideality factor are the fundamental parameters of the MS or MIS structures and strongly effected devices performance.

The performance and reliability of these devices especially is depend on the formation of insulator layer between metal and semiconductor interface, the density of interface states distribution between semiconductor and insulator layer, series resistance and an inhomogeneous Schottky barrier contact. The first studies on the interfacial insulator layer, between metal and semiconductor, in Schottky diodes were made by Cowley and Sze ( Cowley and Sze,1965) who obtained their estimations from an analysis of the Schottky barrier heights with different metallization as a function metal work function. Card and Rhoderick ( Card and Rhoderick, 1971) estimated the interface state density located at the oxide silicon interface and examined effects of the interface states on the ideality factor of the forward bias I-V characteristics.Some studies (Card and Rhoderick, 1971; Singh, et. al. 1990; Cova and Singh,1990; Akkal, et.al. 1988; Altındal,et.al.2003) inspected the effects of presence of an interfacial oxide layer and the interface states on the behaviour of Schottky diodes and extracted the density distribution of interface states in the semiconductor band gap from the forward bias I-V characteristics.

The formation of a direct insulator layer on Si by traditional ways of oxidation or deposition cannot

completely passivate the active dangling bonds at the semiconductor surface. Recently, nitridation of silicon films receives much attention because silicon nitride film can suppress both of the leak current in insulating gate materials and interface reaction with metal oxide (Lee,et.al.2000). Thus, various non-traditional approaches for surface passivation such as ultra-thin sulphide, selenide layer or nitride formation have been a subject of increasing interest in recent years ( Yüzer, et.al. 2000). Also, the effect of nitride treatment is considered to be associated with passivation of the dangling bonds with nitride atoms and suppression of surface oxidation of Si. However, it has been reported that the passivated surface of Si was quickly degraded when it was exposed to air ambient.

In our previous work, we studied the temperature dependency of the main diode parameters forward bias current-voltage-temperature (I-V-T) characteristics of the Al/Si<sub>3</sub>N<sub>4</sub>/p-Si Schottky barrier diode at low temperatures (Zeyrek, et.al. 2006). In this work, we studied the effects of interface states and series resistance on current-voltage (I-V) characteristics of (MIS) Al/Si<sub>3</sub>N<sub>4</sub>/p-Si Schottky diode. Also, we studied to check the consistency of Cheung's approach only for room teemperature.

In this study, non-aqueous ammonium nitride  $((NH_4)_2(NH_2)_x)$  electrolyte was employed for the first time to growth a nitride layer on the Si surface as a new method for nitride passivation. The purpose of this paper is to present the results of a systematic investigation of the effect  $N_{ss}$  and  $R_s$  on the I-V Characteristics of Al/Si<sub>3</sub>N<sub>4</sub>/p-Si (MIS) Schottky diode. In addition, this paper is purposed to form wide band gap  $Si_3N_4$  insulator layer at Al/p-Si interface for the calculation of the interface states density with and without taking into account the series resistance  $R_s$  to see whether this interfacial layer has a passivation effect on I-V electrical characteristics and Al/Si<sub>3</sub>N<sub>4</sub>/p-Si (MIS)Schottky diode has a rectification behavior or not.

#### 2. Experimental Procedure

Al/Si<sub>3</sub>N<sub>4</sub>/p-Si (MIS) Schottky barrier diodes were fabricated on 2 inch diameter float zone (100) ptype (boron doped) single crystal silicon (Si) wafers having thickness 280  $\mu$ m with 0.8  $\Omega$  cm resistivity. The sample was ultrasonically cleaned in trichloroethylene and ethanol, etched by CP4 (HNO<sub>3</sub> : HF : COOHC<sub>2</sub>H<sub>5</sub> : H<sub>2</sub>O =3:1:2:2 weight ratio) solution 30 s. rinsed by propylene glycol and blown dry with nitrogen gas. Ohmic contacts of the electrodes were formed by evaporating Al in high vacuum (P=10<sup>-6</sup> Pa) and subsequently annealing them for a few minutes at 450 °C. After making of electrical contact, the walls and under side of the Si wafers were insulated with the high-quality wax.

The nitridation set-up, using in the study is the electrochemical anodization cell which consists of a p-Si anode and Pt as cathode. An agitation of the electrolyte is achieved by magnetic stirrer. Electrolyte used in the experiment was obtained by sequentially mixing of propylene glycol with ammonia (NH<sub>3</sub>) and hydrazine (NH<sub>2</sub>-NH<sub>2</sub>) at 21:3:1 weight ratio, respectively. Preceding each cleaning step, the wafer was rinsed thoroughly in de-ionized water of resistivity of 18 M $\Omega$ -cm.

Immediately, the substrate was immersed in electrolytical cell. Anodic nitridation was performed using a constant current source at different current densities, under N<sub>2</sub> flow, in light and at room temperature (293 K). The potential difference between the electrodes normalised to calomel electrode was measured with an x-t recorder. The anodization was stopped, when the cell voltage reached about the 18 V. After the sample were immediately rinsed in propyl alcohol and blown dry nitrogen and left in a desiccator. The Schottky contacts were formed by evaporating of Al dots with diameter of about 1.0 mm and 2500 Å thick in high vacuum ( $P=10^{-6}$  Pa). The metal thickness layer and the deposition rates were monitored with the help of quartz crystal thickness monitor. In this way, metal-interfacial insulator layer-semiconductor (Al/Si<sub>3</sub>N<sub>4</sub>/p-Si) Schottky barrier diodes were fabricated on p-type Si wafer. The interfacial insulator layer thickness (Si<sub>3</sub>N<sub>4</sub>) was

estimated to be about 52 Å from measurement of the insulator capacitance in the strong accumulation.

The current-voltage (I–V) measurements were performed by the use of a Keithley 220 programmable constant current source, a Keithley 614 electrometer. All measurements were carried out with the help of a microcomputer through an IEEE 488 ac/dc converter card at room temperature.

## 3. Results and Discussions

The current through a Schottky barrier diode (SBD) at a forward bias V, according to thermionic emission (TE) theory, is given by (Sze,1981)

$$I = I_o \exp\left(\frac{q(V - IR_s)}{nkT}\right) \left[1 - \exp\left(-\frac{q(V - IR_s)}{kT}\right)\right]$$
(1)

where  $I_0$  is the reverse saturation current derived from the straight-line intercept of InI at zero bias and is given by

$$I_o = AA^*T^2 \exp\left(-\frac{q\Phi_{Bo}}{kT}\right)$$
(2)

where q is the electronic charge,  $A^*$  is the effective Richardson constant and equals to 32 A cm<sup>-2</sup> K<sup>-2</sup> for p-type Si, A is the effective diode area, k is the Boltzmann constant, T is the absolute temperature,  $\Phi_{Bo}$  is the zero bias barrier height and n is the ideality factor. The ideality factor is calculated from the slop of the linear region of the forward bias ln(I)-V plot and can be written as from Eq.(1)

$$n = \frac{q}{kT} \left( \frac{d(V - IR_s)}{d(\ln I)} \right)$$
(3)

The zero-bias barrier height  $\Phi_{B0}$  is determined from the extrapolated I<sub>0</sub> and is given by the relation:

$$\Phi_{b0} = \frac{kT}{q} \ln \left[ \frac{AA^*T^2}{I_0} \right]$$
(4)

Fig.1 shows a typical forward bias semi-log InI-V characteristics of  $AI/Si_3N_4/p-Si$  (100) Schottky diode at room temperatures. Usually, the forward bias I-V characteristics are linear on a semilogarithmic scale at low forward bias voltages but deviate considerable from linearity due to the effect of series resistance  $R_s$ , the interfacial layer and interface states when the applied voltage is sufficiently large (Türüt, et. al. 1992; Çakar, et.al. 2002; Cova, et.al. 1998). The series resistance is significant in the downward curvature (non-linear region) of the forward bias I-V characteristics, but the other parameters (n and  $\Phi_{\text{Bo}}$ ) are significant in both the linear and non-linear regions of the I-V characteristics.

The experimental values of n and  $\Phi_{Bo}$  were determined from Eq.(3) and (4), respectively, shown is Table 1. As shown in Table 1, the experimental values of  $\Phi_{Bo}$  and n for the Al/Si<sub>3</sub>N<sub>4</sub>/p-Si (100) Schottky diodes range from 0.714 eV and 6.17 at room temperature, respectively.



Figure 1. The forward and reverse-bias I-V characteristics of the MIS Schottky diode at room

temperature.

This value of ideality factor obtained from the forward bias I-V plot is greater than unity, indicating the presence of a thin interface insulator layer between the Al layer and p-Si semiconductor. Such behavior of ideality factor has been attributed to particular distribution of interface states and insulator layer between metal and semiconductor (Card and Rhoderick, 1971; Altındal, et.al. 2003).

The density distribution curves of the interface states N<sub>ss</sub> in equilibrium with the semiconductor can be determined from the forward bias I-V characteristics at room temperature. The effective barrier height  $\Phi_e$  is assumed to be bias-dependent due to the presence of an interfacial insulator layer and interface states located between interfacial layer and semiconductor interface and it is given by

$$\frac{d\Phi_e}{dV} = \beta = \left(1 - \frac{1}{n(V)}\right) \tag{5}$$

Voltage-dependent ideality factor n(V) can be written from Eq.(1) as

$$n(V) = \frac{q}{kT} \left( \frac{d(V - IR_s)}{d(\ln I / I_0)} \right)$$
(6)

where  $\beta$  is the voltage coefficient of the effective barrier height  $\Phi_e$  and is given by (Singh,1990; Cova and Singh,1990; Altındal, et.al. 2003).

$$\Phi_e = \Phi_{Bo} + \beta (V - IR) = \Phi_{Bo} + \left(1 - \frac{1}{n(V)}\right) V - IR)$$
(7)

For metal-insulator-semiconductor (MIS) diode having interface states  $N_{ss}$  in equilibrium with semiconductor, the ideality factor n becomes greater unity and is given by

$$n(V) = 1 + \frac{\delta}{\varepsilon_i} \left[ \frac{\varepsilon_s}{W_D} + qN_{ss}(V) \right]$$
(8a)

$$N_{ss}(V) = \frac{1}{q} \left[ \frac{\varepsilon_i}{\delta} (n(V) - 1) - \frac{\varepsilon_s}{W_D} \right]$$
(8b)

where  $\delta$  is the thickness of interfacial insulator layer,  $W_D$  is the width of the space charge region,  $\epsilon_i$  and  $\epsilon_s$  are the permittivity of the interfacial insulator layer and the semiconductor, respectively. The thickness  $\delta$  can be obtained for MIS Schottky diode from sufficiently high frequency (f≥500 kHz) C-V measurements using the equation  $C_i{=}\epsilon_i\epsilon_s A/\delta$ , where  $C_i$  is the capacitance of the interfacial insulator layer.



Figure 2. (a) Experimental dV/dlnl vs. I and (b) H(I) vs. I plots for the MIS Schottky diode.

Furthermore, in p-type semiconductors, the energy

of  $N_{ss}$  with respect to the top of valance band at the surface of the semiconductor is given by

$$E_{ss} - E_v = q(\Phi_e - V) \tag{9}$$

Usually, the forward bias current voltage (I-V) characteristics are linear in the semilogarithmic at low voltages but deviate considerably from linearity due to the effect of parameters such as  $R_s$  and  $N_{ss}$  when the applied voltage is sufficiently large. The values series resistance  $R_s$ , ideality factor n and zero-bias barrier height  $\Phi_{Bo}$  were carried out using another method developed by Cheung and Cheung ( Cheung and Cheung, 1986). The Cheung's functions given as

$$\frac{dV}{d(\ln I)} = IR_s + n\left(\frac{kT}{q}\right) \tag{10}$$

$$H(I) = V - n \left(\frac{kT}{q}\right) \ln \left(\frac{I}{AA^*T^2}\right)$$
(11)

$$H(I) = IR_s + n\Phi_{B0} \tag{12}$$

where  $\Phi_{B0}$  the barrier height obtained from data of downward curvature region in the forward bias I-V characteristics. The term IR<sub>s</sub> is the voltage drop across series resistance of diode. Voltage V<sub>d</sub>= V- IR<sub>s</sub> across the diode can be expressed in terms of total voltage drop V acros the series combination of the diode and the series resistance . In Fig. 2a and 2b , experimental dV/d(InI) vs. I and H(I) vs. I plots are presented at room temperature. Eq. (10) should give a straight line for the data of downward curvature region in the forward bias I-V characteristics. Thus, a plot of dV/d(InI) versus I will give R<sub>s</sub> as the slope and nkT/q as the y-axis intercept.

Also, Fig.2b obtained from Eq. 12 shows the plot of H(I) versus I and gives a straight line with the y-axis

intersept equal to  $n\Phi_{B0}$ . The slope of this plot also provides the second determination of R<sub>s</sub>, which can be used to check the consistency of Cheung's approach.

Thus, the slope and y-axis intercept of a plot of dV/dlnI vs. I will give  $R_s$  with the value of 410  $\Omega$  and n value of 6.91, respectively. Using the n value of 6.91, the slope and y-axis intercept of a plot of H(I) vs. I will give  $R_s$  with the value of 487  $\Omega$  and barrier height value 0.66 eV, respectively.

The values of series resistance calculated from Eq.10 and Eq.12 are presented in Table 1. It can be seen obviously that the value of  $R_s$  obtained from H(I)–I plots is in close agreement with the value obtained from dV/d(InI)–I plot. This case shows the consistency of the Cheung's approach (Akkal, et.al. 1988; Kar, et.al. 1982; Feteha,et.al.2002; Beji,et.al.2006; Tataroğlu and Altındal,2008; Ebeoğlu,2008).

The energy distribution profiles of the interface states N<sub>ss</sub> was obtained from the forward bias I-V characteristics by taking into account the bias dependence of the effective barrier height  $\Phi_e$  with and without series resistance R<sub>s</sub>. The value of N<sub>ss</sub> were calculated from Eq.(8b), by taking the values of voltage-dependent n(V),  $\epsilon_s$ =11.8  $\epsilon_o$ ,  $\epsilon_i$ =7.5 $\epsilon_o$  and  $\delta$ =52 Å. These values of N<sub>ss</sub> were converted to a function of E<sub>ss</sub>-E<sub>v</sub> using Eq.(9).

Fig. 3 shows the density of interface states  $N_{ss}$  distribution profiles as a function  $E_{ss}$ - $E_v$  at room temperature. The exponential increase of the interface states density from midgap towards the top of the valance band is very apparent (Card and Rhoderick,1971; Tataroğlu and Altındal,2008; Hackam and Harrop,1972; Arshak,et.al.2003; Hudait and Krupanidhi,2002).

As can be seen in Fig.3, the magnitude of the  $N_{ss}$  with and without the  $R_s$  at 0.58- $E_v$  (eV) has changed in the range from  $4.19 \times 10^{13}$  to  $4.64 \times 10^{13}$  eV<sup>-1</sup>cm<sup>-2</sup>, respectively. The  $N_{ss}$  values obtained taking into account the series resistance are lower than those

obtained without taking into account the series resistance. The N<sub>ss</sub> obtained without taking into account the series resistance has exponential increased from  $0.58-E_v$  (eV) to  $0.66-E_v$  (eV) in the interval. The N<sub>ss</sub> obtained taking into account the series resistance has remained nearly constant with value of 4.19x10<sup>13</sup> eV<sup>-1</sup>cm<sup>-2</sup> in the same interval even though interface state density has little increased. This is attributed to the nitridation of the p type Si surface due to the Si<sub>3</sub>N<sub>4</sub> insulator layer formed by method of electrochemical anodization (Ebeoğlu,2008). The above explanations clearly show that the R<sub>s</sub> value should be taken into account in determining the interface state density distributions profiles (Karatas, et.al.2005; Karataş and Altındal,2005; Karataş and Türüt,2006; Dökme,2007).



Figure 3. The density of interface states (Nss) distribution profiles as a function Ess-Ev obtained from the forward bias I-V characteristics.

Table1.Various parameters determined from I-V characteristics of (MIS) Al/Si $_3N_4$ /p-Si Schottky diode.

| n     | n         | $\Phi_{\text{Bo}}$ | $\Phi_{\text{Bo}}$ | Rs           | Rs        |
|-------|-----------|--------------------|--------------------|--------------|-----------|
| (I-V) | dV/d(lnI) | (I-V)(eV)          | (H(I))(eV)         | dV/d(lnl)(Ω) | (H(I))(Ω) |
| 6.17  | 6.91      | 0.714              | 0.66               | 410          | 487       |

#### 4. Conclusion

In this work, the effect of interface states and series resistance on current-voltage characteristics in (MIS) Al/Si<sub>3</sub>N<sub>4</sub>/p-Si Schottky barrier diode has been investigated. The non-ideal forward bias I-V

behavior observed in the (MIS) Al/Si<sub>3</sub>N<sub>4</sub>/p-Si Schottky barrier diode was attributed to a change in the metal-semiconductor barrier height due to the insulator layer, interface states and series resistance. The applied bias voltage drops partially across the interface layer causing the forward current to drop, thus this case has resulted in strong deviation from ideal I-V characteristics. The values of ideality factor and barrier height have been calculated as 6.17 and 0.714 eV, respectively, from forward bias I-V measurements. The n value obtained from I-V characteristics are higher than unity, and that is attributed to the presence of interfacial insulator layer between the metal and semiconductor. The ideality factor n, barrier height  $\Phi_{\scriptscriptstyle B0}$  , series resistance  ${\rm R_s}$  , and interface states density  $N_{ss}$  for this diode have been calculated by the forward bias I-V measurements. The downward curvature at sufficiently large voltages is caused by the effect of series resistance  $R_s$ , apart from the presence of the interface states, which are in equilibrium with the semiconductor. The value of the R<sub>s</sub> has been calculated from high voltage region of the structure by using Cheung functions. It is seen that there is a good agreement between the values of the series resistance obtained from two Cheung plots. As can be seen from the results, series resistance value should be taken into account in determining the interfacial state density distribution curves.

## References

- Sze, S. M., 1981.Physics of Semiconductor Devices, 2nd Edn. Willey, New York, 850-860.
- Cowley, A. M., Sze, S. M., 1965. Surface states and barrier height of metal-semiconductor systems. Journal of Applied Physics, 36, 3212.
- Card, H.C., Rhoderick, E. H., 1971.*Studies of tunnel MOS diodes I. Interface effects in silicon Schottky diodes*.Journal of Physics D: Applied Physics,4, 1589-1598.
- Singh, A., Reinhardt, K.C., Anderson W. A., 1990.

TemperaturedependenceoftheelectricalcharacteristicsofYb/p-InPtunnelmetal-insulator-semiconductorjunctions.Journal of AppliedPhysics. 68 (7), 3475-3477.

- Cova, P., Singh, A., 1990. *Temperature dependence* of IV and CV characteristics of Ni/n-CdF 2 Schottky barrier type diodes. Solid-State Electronics 33, 11-19.
- Ş.Karataş, Ş. Altındal, A. Türüt, A. Özmen, 2003. Temperature dependence of characteristic parameters of the H-terminated Sn/p-Si (1 0 0) Schottky contacts. Applied Surface Science, 217, 250-260.
- Hudait,M.K., Venkateswarlu, P., Krupanidhi, S.B.,2001. Electrical transport characteristics of Au/n-GaAs Schottky diodes on n-Ge at low temperatures. Solid-State Electronics, 45, 133-141.
- Zhu, S., Van Meirhaeghe, R. L., Detavernier, C., Ru,
  G. P., Li, B. Z., Cardon, F., 1999. *A BEEM study* of the temperature dependence of the barrier height distribution in PtSi/n-Si Schottky diodes. Solid State Communications, 112, 611-615.
- Akkal, B., Benemara, Z., Boudissa, A., Bouiadjra, N.B., Amrani, M., Bideux ,L., Gruzza, B., 1998.
  Modelization and characterization of Au/InSb/InP Schottky systems as a function of temperature. Material Science and Engineering B, 55, 162-168.
- Altındal, Ş., Karadeniz, S., Tuğluoğlu, N., Tataroğlu, A., 2003.*The role of interface states and series resistance on the I–V and C–Vcharacteristics in Al/SnO*<sub>2</sub>/*p-Si Schottky diodes*. Solid-State Electronics, 47, 1847-1854.
- Zeyrek, S., Altındal, Ş., Yüzer, H., Bülbül, M.M., 2006.*Current transport mechanism in Al/Si*<sub>3</sub>*N*<sub>4</sub>/*p-Si (MIS) Schottky barrier diodes at low temperatures*. Applied Surface Science, 252, 2999-3010.

- Lee, B.H., Kang, L., Nieh, R., Qi, W.J., Lee, J.C., 2000.*Thermal stability and electrical characteristics of ultrathin hafnium oxide gate dielectric reoxidized with rapid thermal annealing.* Applied Physics Letters, 76, 1926.
- Yüzer, H., Doğan ,H., Köroğlu ,J., Kocakuşak, S., 2000. Analysis of sulfide layer on gallium arsenide using X-ray photoelectron spectroscopy. Spectrochimica Acta Part B, 55, 991-996.
- Cheung, S.K., Cheung, N.W., 1986. Extraction of Schottky diode parameters from forward current-voltage characteristics. Applied Physics Letters, 49 (2), 85-87.
- Kar, S., Pancal, K.M., Bhattacharya, S., Varma, S., 1982. On the mechanism of carrier transport in metal-thin-oxide semiconductor diodes on Polycrystalline silicon. Electron Devices, IEEE Transactions on, 29,1839-1945.
- Feteha, M.Y., Soliman, M., Gomaa ,N.G., Ashry ,M., 2002. Metal-insulator-semiconductor solar cell under gamma irradiation. Renewable Energy, 26, 113-120.
- Beji ,L.,Ben Jomaa, T, Harrabi, Z., Laribi ,A., Missaoui ,A., Bouazizi ,A., 2006. DC and AC electrical characteristics of porous GaAs/p<sup>+</sup>-GaAs heterostructure. Vacuum 80, 480-487.
- Türüt A., Yalçin N., Sağlam M. 1992. Parameter extraction from non-ideal C– V characteristics of a Schottky diode with and without interfacial layer. Solid-state electronics,35(6),835-841.
- Çakar,M.,Onganer, Y., Türüt, A., 2002. The nonpolymeric organic compound (pyronine-B)/p-type silicon/Sn contact barrier devices. Synthetic Metals, 126, 213-218.
- Cova, P., Singh, A., Medina, A., Masut, R. A., 1998. Effect of doping on the forward currenttransport mechanisms in a metal-insulator-

*semiconductor contact to InP:Zn grown by metal organic vapor phase epitaxy.* Solid-State Electronics, 42, 477-485.

- Karataş, Ş., Altındal, Ş., Çakar, M, , 2005. Current transport in Zn/p-Si(100) Schottky barrier diodes at high temperatures. Physica B: Condensed Matter, 357, 386-397.
- Karataş, Ş., Altındal, Ş., 2005. Analysis of I– V characteristics on Au/n-type GaAs Schottky structures in wide temperature range. Materials Science and Engineering :B, 122, 133-139.
- Karataş, Ş.,Türüt, A., 2006. The determination of electronic and interface state density distributions of Au/n-type GaAs Schottky barrier diodes. Physica B: Condensed Matter, 381,199-203.
- Dökme, İ., 2007. The effect of series resistance and oxide layer formed by thermal oxidation on some electrical parameters of Al/SiO<sub>2</sub>/p-Si Schottky diodes. Physica B: Condensed Matter, 388, 10-15.
- Tataroğlu, A., Altındal, Ş., 2008. Analysis of interface states and series resistance of MIS Schottky diodes using the current–voltage (I– V)characteristics. Microelectronic Engineering, 85, 233-237.
- Ebeoğlu, M.A., 2008. *Current–voltage characteristics of Au/GaN/GaAs structure*. Physica B: Condensed Matter, 403, 61-66.
- Hackam, R., Harrop, P., 1972. *Electrical properties of nickel-low-doped n-type gallium arsenide Schottky-barrier diodes*. Electron Devices. IEEE Transactions on,19 (12), 1231-1238.
- Arshak, K., Korostynska, O., Fahim ,F., 2003. Various Structures Based on Nickel Oxide Thick Films as Gamma Radiation. Sensors 2, 176-186.

- Hudait, M.K., Krupanidhi, S.B, 2001. Interface states density distribution in Au/n-GaAs Schottky diodes on n-Ge and n-GaAs substrates. Materials Science and Engineering :B, 87, 141-147.
- Taşçıoğlu, İ., Farooq WA., Turan R., Altındal Ş.,Yakuphanoğlu F.,2014. Charge transport mechanisms and density of interface traps in MnZnO/p-Si diodes. Journal of Alloys and Compounds,590,157-161.